Full-Time

RTL Digital Design Engineer – Principal

Updated on 4/10/2024

d-Matrix

d-Matrix

51-200 employees

AI compute platform using in-memory computing

Data & Analytics
Hardware
AI & Machine Learning

Senior

Santa Clara, CA, USA

Required Skills
Verilog
Requirements
  • BSEE
  • 8+ years of meaningful work experience
  • Master’s degree preferred in electrical engineering, Computer Engineering or Computer Science with 5 years of meaningful work experience
  • Experience in micro-architecture and RTL development (Verilog/System Verilog)
  • Exposure to Mixed-signal designs, Computer Architecture & Arithmetic
  • Good understanding of ASIC design flow including RTL design, verification, logic synthesis and timing analysis
Responsibilities
  • Responsible for the micro-architecture and design of the High-speed IO interfaces
  • Lead the design and implementation of high-performance PCIe Gen5 and beyond interface modules
  • Own design, document, execute and deliver fully verified, high performance, area and power efficient RTL to achieve the design targets and specifications
  • Design and Implement logic functions that enable efficient test and debug
  • Participate in silicon bring-up and validation for blocks owned

d-Matrix is developing a unique AI compute platform using in-memory computing (IMC) techniques with chiplet level scale-out interconnects, revolutionizing datacenter AI inferencing. Their innovative circuit techniques, ML tools, software, and algorithms have successfully addressed the memory-compute integration problem, enhancing AI compute efficiency.

Company Stage

Series B

Total Funding

$161.5M

Headquarters

Santa Clara, California

Founded

2019

Growth & Insights
Headcount

6 month growth

0%

1 year growth

33%

2 year growth

203%