Full-Time

Senior ATE Test Engineer

Confirmed live in the last 24 hours

Astera Labs

Astera Labs

201-500 employees

Provides semiconductor-based connectivity solutions

Hardware

Compensation Overview

$140,000 - $200,000Annually

Senior

Santa Clara, CA, USA

Required Skills
Python
Requirements
  • Bachelor's in EE
  • Master's in EE
  • ≥5-year experience releasing complex SoC/silicon products to high volume manufacturing
  • Working knowledge of high-speed protocols like PCIe, Ethernet, Infiniband, DDR, NVMe, USB, etc.
  • Hands-on experience with high-speed mixed signal SoC test program/hardware development on multiple high-speed test platforms
  • Proficiency in at least one modern programming language such as C/C++, Python
Responsibilities
  • Develop and oversee SoC test strategy
  • Interact with manufacturing partners
  • Define and implement ATE programs
  • Own the product from design, initial samples through high volume production ramp
  • Collaborate with design team to define test strategy and create test plan
  • Select, design, and develop ATE hardware for wafer sort and final test
  • Implement ATE patterns to optimize tester resources and minimize ATE test time
  • Develop DFT techniques implemented in silicon for maximum defect and parametric device coverage
  • Skilled in ATE programming, silicon/ATE bring-up, bench-ATE correlation and debug
  • Use lab equipment including protocol analyzers and oscilloscopes

Astera Labs specializes in semiconductor-based connectivity solutions, including PCIe, CXL, and Ethernet technologies, designed to optimize cloud and AI infrastructure by addressing performance bottlenecks in data-centric systems.

Company Stage

IPO

Total Funding

$739.4M

Headquarters

Santa Clara, California

Founded

2017

Growth & Insights
Headcount

6 month growth

22%

1 year growth

39%

2 year growth

131%