Full-Time

Senior Staff Static Timing Analysis & Physical Design Engineer

Confirmed live in the last 24 hours

Marvell

Marvell

5,001-10,000 employees

Develops semiconductor solutions for data infrastructure

Compensation Overview

$125.9k - $186.3k/yr

+ Bonus + Equity

Mid, Senior

Company Historically Provides H1B Sponsorship

Boise, ID, USA

In Person

Category
Control Systems Engineering
Electronics Design Engineering
Electrical Engineering
Required Skills
Verilog
Python
Requirements
  • Bachelor's Degree in Electrical/Computer Engineering plus 3-5 years of related experience, OR a Master's Degree in Electrical/Computer Engineering with 2-3 years related experience.
  • Expertise in full-chip & sub-hierarchy integration.
  • Experience integrating and taping out large designs utilizing a digital design environment.
  • Good understanding of RTL to GDS flows and methodology.
  • Good scripting skills in TCL/Python.
  • Knowledge of Verilog.
Responsibilities
  • Work with teams across various disciplines such as PD/Digital/RTL/Analog to ensure design convergence and integration in a timely manner.
  • Perform Static Timing Analysis and design timing convergence and closure on multi-voltage designs using industry standard EDA tools (PrimeTime preferred).
  • Work with RTL design teams to drive assembly and design closure.
  • Collaborate with physical design engineers to drive designs to timing closure.
  • Provide technical direction, coaching, and mentoring to junior employees and colleagues when necessary to achieve successful project outcomes.
  • Write scripts in Shell, Python, and TCL to extract data and achieve productivity enhancements through automation.
Desired Qualifications
  • Static Timing Analysis familiarity or experience.
  • Expertise in Static Timing Analysis using industry-standard STA tools (PrimeTime preferred).
  • Experience driving timing closure and taping out large designs utilizing a digital design environment.
  • Experience with advanced Clock Tree Synthesis and Analysis techniques.
  • Experience closing timing in a Tessent DFT based design is a plus.
  • Experience with Cadence Innovus.
  • Experience with PrimeTime.

Marvell Technology, Inc. specializes in semiconductor solutions for data infrastructure, catering to clients such as telecommunications operators, data centers, and enterprises. The company develops high-performance semiconductor products that facilitate the efficient transmission, storage, and processing of data. Their offerings include solutions for computing, security, and networking, which are essential for the digital economy, especially with the rise of mobile data and the shift to 5G networks. Marvell operates on a B2B model, selling its products to businesses that integrate them into their own services. Their technology is particularly beneficial for telecommunications companies upgrading to 5G, as it allows for improved network capacity and performance while lowering costs. Marvell aims to be a key partner in the advancement of global data infrastructure.

Company Size

5,001-10,000

Company Stage

IPO

Headquarters

Santa Clara, California

Founded

1995

Simplify Jobs

Simplify's Take

What believers are saying

  • Issuance of USD 1 billion bonds boosts R&D investment in AI and 5G sectors.
  • Partnership with Empower strengthens Marvell's power management portfolio for AI data centers.
  • PIVR solution enhances power delivery efficiency in high-performance computing platforms.

What critics are saying

  • Talent shortage in AI and 5G could impact Marvell's innovation capabilities.
  • 2nm technology transition poses challenges in yield and production costs for Marvell.
  • Geopolitical tensions may disrupt Marvell's supply chain and market access.

What makes Marvell unique

  • Marvell's 2nm custom SRAM positions it as a leader in AI infrastructure silicon.
  • Collaboration with Ferric enhances Marvell's power-efficient semiconductor solutions for AI and cloud.
  • Advanced multi-die packaging platform offers cost and performance benefits for data centers.

Help us improve and share your feedback! Did you find this helpful?

Benefits

Health Insurance

401(k) Retirement Plan

401(k) Company Match

Flexible Work Hours

Paid Vacation

Hybrid Work Options

Company News

SDxCentral
Jun 27th, 2025
Ferric, Marvell partner on miniaturized power tech for AI chips

Power conversion specialist Ferric has teamed with Marvell Technology to tackle one of the biggest bottlenecks facing AI and cloud infrastructure: efficient power delivery to increasingly hungry processors.

CBonds
Jun 24th, 2025
New issues: Marvell Technology issued international bonds (US573874AR57, US573874AS31) in the amount of USD 500, USD 500 mln maturing in 2030, 2035 respectively.

On June 23, 2025 issuer Marvell Technology released international bonds (US573874AR57, US573874AS31).• In the amount of USD 500 mln with the coupon rate of 4.75% maturing in 2030. The issues were sold at the price of 99.904% at par.

Forbes
Jun 24th, 2025
Kioxia, StorOne, Phison And Marvell Deliver Storage And Memory For AI

Marvell Technology, Inc. announced that it has expanded its custom technology platform with the launch of a 2nm custom Static Random Access Memory (SRAM), designed to boost the performance of custom XPUs and devices powering cloud data centers and AI clusters.

The Fast Mode
Jun 19th, 2025
Empower, Marvell Launch Integrated Power Solution for AI Data Centers

Empower Semiconductor, the world leader in integrated voltage regulators (IVRs), announced a collaboration with Marvell Technology to develop optimized integrated power solutions for Marvell(R) custom silicon platforms.

EE Journal
Jun 18th, 2025
Marvell Develops Industry's First 2nm Custom SRAM for Next-Generation AI Infrastructure Silicon

Marvell previously introduced its CXL technology for integration into custom silicon to add terabytes of memory and supplemental compute capacity to cloud servers and unveiled custom HBM technology that increases memory capacity by up to 33% while reducing the space and power required for dense high-bandwidth memory (HBM) stacks inside XPUs.